Lalit singh — Software Engineer
* Developed 5G algorithms on ASIC platform using Verilog/VHDL/SystemVerilog * Designed 5G PDSCH receiver using Catapult HLS in C++ * Strong knowledge of 5G NR protocol and 3GPP 38.211 specification * Experienced in ASIC IP/SOC design flows, including timing closure and CDC * Proficient in writing SV/UVM testbenches for 5G sub-IP and SoC level verification * Authored micro-architecture for compute subsystem and clock controller * Defined timing and design constraints for compute subsystem from scratch * Involved in RTL design, lint checks, CDC analysis, and UPF generation * Collaborated with system architects to finalize IP design specifications * Supported software team in HW prototyping and SW architecture definition for next-gen IPs * High performer, self-driven, and experienced in MODEM/WLAN IP Design
Stackforce AI infers this person is a 5G and ASIC design expert with a strong focus on hardware engineering.
Location: Bengaluru, Karnataka, India
Experience: 11 yrs 6 mos
Skills
- Asic Ip/soc Design
- 5g Technology
- Asic Rtl Design
- Vlsi Design
- Fpga Design
- Hardware Engineering
Career Highlights
- Expert in 5G algorithms and ASIC design.
- Proficient in RTL design and verification methodologies.
- Strong background in hardware prototyping and software architecture.
Work Experience
Arm
Staff Design Engineer (1 yr 3 mos)
Qualcomm
Senior ASIC RTL Design Engineer (3 yrs 7 mos)
Nokia
5G L1 VLSI Design Engineer (2 yrs 10 mos)
Ministry of Defence of India
Hardware Engineer (2 yrs 1 mo)
PINE TRAINING ACADEMY
Trainee (1 yr 8 mos)
Education
B. TECH at inderprastha engineering college ghaziabad