Tapish Meshram — DevOps Engineer
I am thrilled to embark on what feels like a significant leap in my career journey as I've recently become a member of the Formal Verification Central Tech Office (FVCTO) at Intel. My academic background includes pursuing a Master of Technology (MTech) in VLSI and Microelectronics (Solid State Devices) at the prestigious Indian Institute of Technology Bombay (IIT Bombay), which has greatly enriched my academic prowess. Prior to my academic pursuits at IIT Bombay, I gained valuable hands-on experience during my two-year tenure as a professional in the field of Digital Design. During this time, I had the privilege of contributing to India's renowned geolocation system, the Indian Regional Navigation Satellite System (IRNSS), in my role as an RTL design engineer. My responsibilities encompassed a wide array of tasks, including Verilog logic development, PS-PL coprocessing, IP integration, timing analysis, testing, verification, security enhancements, and area management for custom System-on-Chip (SOC) boards powered by Xilinx's dual-core Zynq SOCs. This experience not only honed my technical skills but also fostered the growth of my interpersonal abilities, such as effective written and verbal communication, relationship management, and a goal-driven mindset. Furthermore, my undergraduate project was conducted in collaboration with the Tata Institute of Fundamental Research (TIFR) and the Indian Space Research Organization (ISRO). In this endeavor, I played a pivotal role in developing a portable and robust Spectrometer aimed at facilitating material recognition during on-field research activities. This project involved the utilization of the Xilinx Artix-7 FPGA and the implementation of VHDL as the programming language. I am excited to bring my diverse skill set and experiences to the FVCTO team at Intel and continue contributing to cutting-edge technology solutions.
Stackforce AI infers this person is a Digital Design Engineer with a focus on VLSI and Embedded Systems.
Location: Nagpur, Maharashtra, India
Experience: 6 yrs 2 mos
Skills
- Formal Verification
- Digital Design
- Vlsi
- Embedded Systems
Career Highlights
- Expertise in Digital Design and VLSI.
- Contributed to India's IRNSS satellite system.
- Strong background in formal verification at Intel.
Work Experience
Intel Corporation
Formal Verification Engineer (4 yrs 8 mos)
Indian Institute of Technology, Bombay
Teaching Assistant (1 yr 10 mos)
Scicom Software
Project Trainee (Digital Design Engineer) (2 mos)
Wavelet Technologies Private Limited
Project Trainee (Digital Design Engineer) (11 mos)
Artificial Machines
Electronic Engineer (7 mos)
Jambhekar Automation Solutions
Engineering Trainee (0 mo)
Education
Master of Technology - MTech at Indian Institute of Technology, Bombay
B.E. at Vishwakarma Institute of Information Technology
at Dharampeth M.P.Deo Memorial Science College,nagpur
Matriculat at Bishop Cotton High School